# FPGA Configuration (1C)

Young Won Lim 12/1/13 Copyright (c) 2011-2013 Young W. Lim.

Permission is granted to copy, distribute and/or modify this document under the terms of the GNU Free Documentation License, Version 1.2 or any later version published by the Free Software Foundation; with no Invariant Sections, no Front-Cover Texts, and no Back-Cover Texts. A copy of the license is included in the section entitled "GNU Free Documentation License".

Please send corrections (or suggestions) to youngwlim@hotmail.com.

This document was produced by using OpenOffice and Octave.

## **FPGA** Configuration

The contents of this document is from the following documents

http://www-mtl.mit.edu/Courses/6.111/labkit/configuration.shtml http://www.xilinx.com/itp/xilinx10/isehelp/ise\_c\_configuration\_overview.htm http://www.univ-st-etienne.fr/salware/Bibliography\_Salware/FPGA%20Bistream %20Security/Article/Note2008.pdf http://homepages.cae.wisc.edu/~ece554/new\_website/ToolDoc/Xilinx\_Fndtn\_4.2i\_do cs/docs/pac/pac.pdf

## **FPGA** Configuration

impact Jtag

TDI -> Compact Flash Controller -- FPGA -- PROM -> TDO

- a. configure devices using Boundary-Scan (JTAG)
- b. Prepare a PROM file
- c. Prepare a SystemACE File
- d. Prepare a Boundary-Scan File
- e. Configure devices

Configuration Overview

After generating a programming file using the Generate Programming File process, you can configure your device, create PROM or System ACE files, or create SVF, XSVF, or STAPL files.

#### **PROM Files**

Xilinx FPGAs are SRAM-based and must be programmed every time power is cycled. The most common method of programming Xilinx FPGAs is by using Xilinx PROMs connected to a chain of FPGAs. You must program these PROMs using PROM files created from the bitstreams of each FPGA in the configuration chain. PROM files include information on the FPGA chain length and contain bitstreams that are reformatted for use with PROM programmers. Several PROM file formats are available: MCS, EXO, TEK, HEX, UFP, BIN, and ISC. iMPACT can directly program Xilinx PROM devices using MCS, EXO, and ISC file formats.

#### System ACE Files

Xilinx System Advanced Configuration Environment (ACE) files are used with the System ACE<sup>™</sup> device family, which features greater capacity and flexibility than Xilinx PROMs. The System ACE CompactFlash (CF) solution allows you to program an FPGA target chain or chains. This configuration solution is a chipset, which comprises an ACE controller device and a CompactFlash storage device.

Boundary Scan or JTAG Files

Boundary scan files, also known as JTAG files, are script files that describe a sequence of boundary scan commands and data. To create these script files, iMPACT records the sequence of boundary scan actions in iMPACT and writes these sequences to the script file. Following are the different file formats and their uses:

SVF and STAPL files

You can use serial vector format (SVF) files and STAPL files with automated test equipment (ATE) to test boards and to program Xilinx® devices before sending the boards to your customers.

**XSVF** files

You can use the Xilinx serial vector format (XSVF) file for embedded systems in which the FPGA is configured by an on-board microprocessor.

The Configure Target Device process uses the output from the Generate Programming File process, a BIT, JEDEC or ISC file, to configure your target device. The target device can be:

An FPGA -For FPGAs, the BIT and ISC files contain all of the configuration information from the NCD file, which defines the internal logic and interconnections of the device, plus device-specific information from other files associated with the target device. The binary data in the BIT or ISC file is downloaded to the FPGA memory cells.

### References

- [1] http://www-mtl.mit.edu/Courses/6.111/labkit/configuration.shtml
- [2] http://www.xilinx.com/itp/xilinx10/isehelp/ise\_c\_configuration\_overview.htm
- [3] http://www.univ-st-etienne.fr/salware/Bibliography\_Salware/FPGA%20Bistream

%20Security/Article/Note2008.pdf

[4]

http://homepages.cae.wisc.edu/~ece554/new\_website/ToolDoc/Xilinx\_Fndtn\_4.2i\_docs/do cs/pac/pac.pdf